Micro-Architecture Specification (MAS)

Revision 1.<u>20</u><del>15</del>

Last Update: <u>16 June 2014</u><del>29 October 2013</del>

Kah Meng Yeem / Jared Havican

## DO NOT COPY OR DISTRIBUTE

## **INTEL TOP SECRET**

The information in this document is subject to change.

## **Revision History**

|          | Revision/Date      | Owner            | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|----------|--------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1.       | 0.00<br>06/14/2013 | Kah Meng         | Initial revision and incorporated the feedback from the Pre-Aspec review on ww24.4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 2.       | 0.10<br>07/01/2013 | Kah Meng         | epartition the PGCB Clock Gating solution and move the gate/wake consolidations to the IP-Specific Power Control Glue Logic.  emove the Wake Registration Logic and the Local Clock Gating feature from the PGCB ock Gating Block per the review with Mikal/Bill/Hartej on ww27.2.  dded the Interface signals for the PGCB Clock Gating Block.  dded the clock gate, clock wake and reset sequencing waveform for PCGU.  dded a reference design for the entire PGCB clock gating block.  dded details on pcgu_aww (PCGU asynchronous wake widget)  dded reference design that is completely asynchronous (ie does not require an always unning clock)  dded Oin CDC waivers  2280815] Updated PCGU to prevent potential glitch when pgcb_rst_b asserts:  Added reset state which only allows a pmc_ip_wake to start the clock.  Clkreq is no longer asserted in reset but only asserts after a reset when triggered by a pmc_ip_wake (when DEF_PWRON==0).  Added parameter DEF_PWRON, which when set keeps the clock ungated and the clkreq asserted in reset.  CGU interface changes:  Added DEF_PWRON parameter |  |
| 3.       | 0.20<br>07/18/2013 | Kah Meng         | Remove the Wake Registration Logic and the Local Clock Gating feature from the PGCB Clock Gating Block per the review with Mikal/Bill/Hartej on ww27.2.  Added the Interface signals for the PGCB Clock Gating Block.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 4.       | 0.30<br>08/01/2013 | Kah Meng         | Added the clock gate, clock wake and reset sequencing waveform for PCGU.  Added a reference design for the entire PGCB clock gating block.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 5.       | 1.15<br>10/29/2013 | Jared<br>Havican | Added details on pcgu_aww (PCGU asynchronous wake widget) Added reference design that is completely asynchronous (ie does not require an always running clock) Added Oin CDC waivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| <u>6</u> | 1.20<br>6/10/2014  | Jared<br>Havican | <ul> <li>Clkreq is no longer asserted in reset but only asserts after a reset when triggered by a pmc_ip_wake (when DEF_PWRON==0)</li> <li>Added parameter DEF_PWRON, which when set keeps the clock ungated and the clkreq asserted in reset.</li> <li>PCGU interface changes:</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |

## Table of Initials

| Initials  | Name                                                   |
|-----------|--------------------------------------------------------|
| PCGU      | PGCB Clock Gating Block                                |
| Tresetmin | Minimum pulse width to asynchronously set/clear a flop |
| PCGU_AWW  | PCGU Asynchronous Wake Widget                          |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |
|           |                                                        |

**Contact Information** 

| Section | Name          | Phone            | E-Mail                  |
|---------|---------------|------------------|-------------------------|
| Author  | Kah Meng Yeem | 916-377-<br>8396 | kah.meng.yeem@intel.com |

## **Table of Contents**

| Revision History                                                     | iii |
|----------------------------------------------------------------------|-----|
| Table of Initials                                                    |     |
| Table of Figures                                                     | vii |
| Table of Tables                                                      |     |
| 1. PGCB Clock Gating                                                 |     |
| 1.1 Theory of Operation                                              |     |
| 1.2 PGCB Clock Gate Control Block (PCGU)                             | 5   |
| 1.2.1 Parameters                                                     | 5   |
| 1.2.2 Configuration Register Bit/Straps                              |     |
| 1.2.3 Interface Signals                                              |     |
| 1.2.4 Implementation Details                                         | 9   |
| 1.2.5 Waveforms                                                      | 13  |
| 1.2.6 Glitch Prevention on Reset                                     | 24  |
| 1.2.7 Risks                                                          | 24  |
| 1.2.8 Tool Waivers                                                   |     |
| 1.3 PCGU Async Wake Widget (pcgu_aww)                                | 27  |
| 1.3.2 Tool Waivers                                                   | 32  |
| 1.4 PCGU Integration Reference Designs                               | 32  |
| 1.4.1 PCGU Integration (Completely Asynchronous)                     | 33  |
| 1.4.2 PCGU Integration (Using Always On Clock)                       |     |
| 2. Open Issues                                                       | 45  |
| 3. Appendix                                                          |     |
| 3.1 Synchronous Assertion and De-assertion of the PGCB Clock Request |     |

## Table of Figures

| Figure 1: PGCB Clock Gating Conceptual Block Diagram                                  |
|---------------------------------------------------------------------------------------|
| Figure 2: PGCB Clock Gate Entry and Wake Evaluation4                                  |
| Figure 3: PGCB Clock Control Block w/ Asynchronous Handling of the PGCB Clock Request |
| Figure 4: PCGU IP-Inaccessible/Reset Wake Sequence (DEF_PWRON==0)                     |
| Figure 5: PCGU IP-Inaccessible/Reset Wake Sequence (DEF_PWRON==1)                     |
| Figure 6: PCGU IP-Inaccessible/Reset Gate Sequence (DEF_PWRON==0)                     |
| Figure 7: PCGU IP-Inaccessible/Reset Gate Sequence (DEF_PWRON==1)                     |
| Figure 8: PCGU IP-Accessible Gate Sequence21                                          |
| Figure 9: PGCB Clock Wake Sequencing                                                  |
| Figure 10: PCGU Asynchronous Wake Widget Logic Diagram                                |
| Figure 8: PCGU_AWW Reset Deassertion, Wake Deasserted                                 |
| Figure 9: PCGU_AWW Reset Deassertion, Wake Asserted                                   |
| Figure 10: PCGU_AWW Wake Assertion with Clock Gated                                   |
| Figure 11: PCGU_AWW Wake Assertion with Clock Running32                               |
| Figure 12: Top Level PGCB Clock Gating Block Diagram                                  |
| Figure 13: Top Level PGCB Clock Gating Block Diagram                                  |
| Figure 15: PGCB Clock Control Block w/ Synchronous Handling of the PGCB Clock Request |

## **Table of Tables**

| Table 1: PGCB Clock Gate Evaluation (Per PGD domain)             | 2 |
|------------------------------------------------------------------|---|
| Table 2: Comparison of PGCB Clock Control Implementation Options | 5 |

BXT has the requirement to be able to shut down the PGCB clock regardless of whether the IP has been power gated. This is to reduce the IDLE power when Vnn is down. This document proposes a PGCB clock gating solution to meet the BXT requirement. Figure 1 illustrates a conceptual block diagram of the PGCB Clock Gating solution. Multiples PGCB clock consumers, such as PGCB and CDC blocks, could share a single PGCB clock control block (PCGU). The IP-Specific Power Control Glue Logic is responsible to evaluate the clock gate and wake conditions for PGCB clock gating. When the IP meet all the IDLE indications, PCGU will trigger the CLKREQ handshake to enable SOC to gate the PGCB clock at the trunk level.

<u>Please see section 1.4 for an example reference design that can be used to implement the design described</u> here.



Figure 1: PGCB Clock Gating Conceptual Block Diagram

## 1.1 Theory of Operation

Since every IP may have their IP-specific requirement on when the PGCB clock could be gated, the IP will be responsible to implement an IP-Specific Power Control Glue logic to determine when the PGCB clock gating could happen. IPs should only allow the PGCB clock to be gated when the entire PGD is in Deep Idle state. This is to make sure that all the PGCB and CDCs are parked at a known state.

In general, the IP is considered in Deep Idle state when the IP is power-gated. For IPs that do not support IP-Accessible power-gating, the IP is considered in Deep Idle when it allows all functional clocks are to be gated at the trunk level (ie. clkreqs/clkacks are deasserted).

Depending on the PG state of the IP, the PGCB clock gating condition for each PGD will be determined differently:

- IP-Inaccessible Idle Condition. A PGD is considered to be in an IP-Inaccessible state when pgcb\_pok =
   When the IP is in an IP-Inaccessible state, all the following conditions must be met before PGCB clock gating could happen:
  - a. The  $pg_wake = 0$
  - b. All pqcb\_idle = 1, and
  - c. All soc\_clkreq\*/clkack\* = 0
- 2. IP-Accessible Idle Condition. If pgcb\_pok = 1, the PGD is considered to be in an IP-Accessible State. When the PGD is in an IP-Accessible state, all the following conditions must be met before PGCB clock gating could happen:
  - a. IP-Inaccessible Idle Condition
  - b. All shim\_clkreq\*/clkack\* = 0, and
  - c. All ism\_fabric\* = IDLE

Once the PGCB clock is gated, the IP-Specific Power Control Glue Logic should wake up the PGCB clock when it detects any wake condition. Depending on the PG state of the IP, the PGCB clock wake condition for each PGD will be determined differently:

- 1. IP-Inaccessible Wake Condition. When the PGD is in an IP-Inaccessible state, the following condition will wake up the PGCB clock:
  - a. The  $pq_wake = 1$
- 2. IP-Accessible Wake Condition. When the PGD is in an IP-Accessible state, any of the following conditions will wake up the PGCB clock:
  - a. Any IP-Inaccessible Wake Condition
  - b. Any shim\_clkreq\* = 1
  - c. Any ism\_fabric\* not in IDLE state, OR
  - d. Any changes in the CDC power gating enables

AON clock domains that do not support trunk level clock gating are exempt from the above requirement. The assumption is that the AON clock domain is only used to detect the wake condition from the Deep Idle State. It will not require the PGCB clock when all functional clocks have been gated at the trunk level.

<u>Table 1</u> summarizes the PGCB clock gating and wake conditions for each PG domain. The PGCB clock gating will only happen when all the PGDs allows the clock to be gated. The PGCB clock will be ungated if any PGD requires the clock to be running.

| Table | 1 | : PGCB | Clock | Gate | Evaluat | tion ( | Per | PGD | domain | ) |
|-------|---|--------|-------|------|---------|--------|-----|-----|--------|---|
|       |   |        |       |      |         |        |     |     |        |   |

| IP State          |          | PGCB Clock Gate Evaluation                                                          |                                                                             |  |
|-------------------|----------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|
| State Description | pgcb_pok | Gate Condition                                                                      | Wake Condition                                                              |  |
| IP-Inaccessible   | 0        | <ul><li>pg_wake = 0</li><li>pgcb_idle = 1</li><li>soc_clkreq*/clkack* = 0</li></ul> | <ul><li>pg_wake = 1</li><li>pgcb_idle = 0</li><li>soc_clkreq* = 1</li></ul> |  |

| IP-Accessible | 1 | <ul> <li>IP-Inaccessible Gate         Condition</li> <li>shim_clkreq*/clkack* = 0</li> <li>ism_fabric* in IDLE state</li> </ul> | <ul> <li>IP-Inaccessible Wake<br/>Condition</li> <li>shim_clkreq* = 1</li> <li>ism_fabric* not in IDLE<br/>state</li> <li>Any changes in the CDC<br/>power gating enables</li> </ul> |
|---------------|---|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |   |                                                                                                                                 |                                                                                                                                                                                      |

<u>Figure 2 Figure 2 logically illustrates the PGCB clock gate and wake evaluation logic.</u> Suggestions on how this logic should actually be implemented are provided in section 1.4. The IP could choose to aggregate the gate and wake conditions from multiple PGDs, and eventually share a PGCB clock control block for multiple PGDs. Alternatively, each PGD could have its own PCGU.

The sync\_gate control signal must be synchronous to the PGCB clock domain, but the async\_wake\_b control signal can be asserted and de-asserted in an asynchronous manner. The async\_wake\_b may contain glitch, but IP is responsible to make sure that the assertion pulse width of async\_wake\_b is compliant to the process dependent Tresetmin requirement. The behavior is undefined if the assertion pulse width of async\_wake\_b is less than Tresetmin.

When the sync\_clkvld is de-asserted, the PGCB clock consumer is recommended to stall all the activities that <u>are</u> using the PGCB clock. The mechanism to stall the activities will be IP specific. As the PGCB and CDC currently do not comprehend whether or not the PGCB clock is running, <u>one method the recommended method</u> for stalling them is to gate their clock when sync\_clkvld is '0'.



Figure 2: PGCB Clock Gate Entry and Wake Evaluation

## 1.2 PGCB Clock Gate Control Block (PCGU)

The PGCB Clock Gate Control block (PCGU) is responsible to manage the PGCB CLKREQ handshake with SOC.

There are 2 options to implement the PGCB clock control logic. The comparisons of these 2 options are summarized as follow:

Table 2: Comparison of PGCB Clock Control Implementation Options

|                                                                                                     | Pro                                                                                                             | Con                                                                                                                                                                                       |
|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Option 1: Synchronous Assertion and De-Assertion of the PGCB Clock Request.                         | Simplest design as everything is synchronous                                                                    | <ul> <li>Needs an additional Always-<br/>On Clock</li> <li>Requiringes additional power<br/>to run the synchronizer in<br/>Always-On clock domain</li> <li>Longer wake latency</li> </ul> |
| Option 2: Asynchronous<br>Assertion, but Synchronous De-<br>Assertion on the PGCB Clock<br>Request. | <ul> <li>Does not require additional clock</li> <li>Better Lower power</li> <li>Shorter wake latency</li> </ul> | <ul> <li>Need SCON<u>s</u>/Waiver<u>s</u></li> <li>More complicated design</li> </ul>                                                                                                     |

Option 2 is <u>the</u> preferable option, because it adds more generality and removes dependency on an always on clock source, such as RTC clock. Furthermore, BXT already required their IPs support an asynchronous handling of the PGCB clock gating. Hence, Option 2 will be implemented unless we have solid circuit simulation data to prove that the asynchronous handling of the PGCB clock request assertion is fundamentally broken.

PCGU supports a 4-bit hysteresis timer to regulate the PGCB clock gate and wake sequencing. Once the sync\_gate is asserted, PCGU will de-assert the sync\_clkvld and trigger the PGCB clock gating flow immediately. After triggered the PGCB clock gating flow, PCGU will wait for the clock gate hysteresis timer timeout before de-asserting the pgcb\_clkreq to SOC. If the sync\_gate is de-asserted before the clock gate hysteresis timer expired, the control block will abort the PGCB clock gating flow and re-assert the sync\_clkvld immediately. Once the clock gate hysteresis timer is timeout, PCGU will ignore both sync\_gate, and async\_wake\_b and async\_pmc\_ip\_wake until it completesed the CLKREQ handshake with SOC. Once the clock gating flow with SOC is completed, the PCGU will assert the pgcb\_clkreq to trigger the clock wake flow when detected an async\_wake\_b\_or async\_pmc\_ip\_wake (depending on the PG state of the IP). Since the clock wake flow will be handled in an asynchronous manner, a clock wake hysteresis timer is supported to relax the SD routing requirement. PCGU will wait for the clock wake hysteresis timer expired before re-asserting the sync\_clkvld.

#### 1.2.1 Parameters

| <u>Parameter</u> | <u>Description</u> | <u>Default</u> |
|------------------|--------------------|----------------|
| DEF_PWRON        |                    |                |

1.2.1\_

• Nil. PCGU requires the IP-Specific Power Control Glue Logic to consolidate the PGCB, CDC, and IP-Specific control signal to generate the PGCB clock gate and PGCB clock wake condition.

## 1.2.2 Configuration Register Bit/Straps

The PGCB clock gating block requires the IP-Specific Power Control Glue Logic to consolidate the gate and wake condition for the PGCB clock gating. As a survivability feature, the IP-Specific glue logic is recommended to implement the following straps to configure the PGCB clock gating condition. An IP could choose to use a tie-off value, or dynamically configure it thru an external register unit. The configuration mechanism is beyond the scope of this document.

| Signal               | Description                                                                                                                                                                                      | Default     | CLK  | Recommendation |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|----------------|
|                      | PGCB Clock Gating Configuration                                                                                                                                                                  |             |      |                |
| acc_clkgate_disabled | IP-Accessible Clock Gating Disable. When set, the PGCB clock gating feature will be disabled if the IP is still in IP-Accessible State. This bit is ignored if the pgcb_clkgate_disabled is set. | '1'         | PGCB | Register Bit   |
| t_clkgate[3:0]       | PGCB Clock Gating Hysteresis Delay.  Specify the minimum number of delay clocks the PGCB clock gate sequencing should wait, before enabling the PGCB clock to be gated at the trunk-level.       | <b>'</b> 0' | PGCB | Register Bit   |
| t_clkwake[3:0]       | PGCB Clock Wake Hysteresis Delay. Specify the minimum number of delay clocks the PGCB clock wake sequencing should wait, before enabling the PGCB clock consumer to use the PGCB clock.          | '0'         | PGCB | Tie-Off Strap  |

### 1.2.3 Interface Signals

#### 1.2.3.1 SOC Interface

#### 1.2.3.1.1 SOC-Specific Parameter

Nil

#### 1.2.3.1.2 Clock and Reset

| Signal      | Description       | CLK  | SRC  | DEST |
|-------------|-------------------|------|------|------|
|             | Clock and Reset   |      |      |      |
| pgcb_clk    | PGCB clock.       | PGCB | SOC  | PCGU |
| pgcb_clkreq | PGCB Clock CLKREQ | -    | PCGU | SOC  |
| pgcb_clkack | PGCB Clock CLKACK | -    | SOC  | PCGU |

| async_pmc_ip_wakeas<br>ync_pgcb_rst_b | Raw pmc_ip_wake signal directly from PMC This signal triggers the initial clkreq assertion when in an IP-Inaccessible sate. Note that it is required that PMC keep this signal asserted until the IP has exited powergating. This allows it to be used as a well-behaved wake event that will not deassert until clkack has asserted. PGCB reset. This is the PGCB reset that driven directly from SOC. | Ξ | SOCS<br>OC | PCGU<br>PCGU |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------|--------------|
|                                       |                                                                                                                                                                                                                                                                                                                                                                                                         |   |            |              |

## 1.2.3.1.3 DFx

| Signal         | Description                                                                                                                                                                                                                                                                           | CLK | SRC | DEST |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|
|                | DFX                                                                                                                                                                                                                                                                                   |     |     |      |
| fscan_byprst_b | Fabric Scan Bypass Reset. This signal is a reset input for scan operations that bypasses the internal agent reset logic and applies a reset directly to the agent. The reset override signal group must be implemented for IP-blocks with embedded or derived internal reset signals. | -   | SOC | PCGU |
| fscan_rstbypen | Fabric Scan Reset Bypass Enable. This signal will enable the ability for the bypass reset signals to be active. The reset override signal group must be implemented for IP-blocks with embedded or derived internal reset signals.                                                    | -   | SOC | PCGU |

## 1.2.3.2 IP Specific Power Control Glue Logic Interface

## 1.2.3.2.1 Reset

| Signal     | Description                                                                                               | CLK  | SRC | DEST |
|------------|-----------------------------------------------------------------------------------------------------------|------|-----|------|
|            | Clock and Reset                                                                                           |      |     |      |
| pgcb_rst_b | <b>PGCB reset.</b> This is the PGCB reset that has its deassertion synchronized to the PGCB clock domain. | PGCB | SOC | PCGU |
|            |                                                                                                           |      |     |      |

## 1.2.3.2.2 Configuration Registers

The following registers are defined for survivability purpose.

|                | эт э       |      |     |      |
|----------------|------------------------------------------------|------|-----|------|
| Signal         | Description                                    | CLK  | SRC | DEST |
|                | Hysteresis Delay                               |      |     |      |
| t_clkgate[3:0] | PGCB Clock Gating Hysteresis Delay.            | PGCB | SIP | PCGU |
|                | Specify the minimum number of delay clocks the |      |     |      |
|                | PGCB clock gate sequencing should wait, before |      |     |      |

|                 | enabling the PGCB clock to be gated at the trunk-<br>level.                                                                                                                             |      |     |      |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|
| t_clkwake[3:0]  | PGCB Clock Wake Hysteresis Delay. Specify the minimum number of delay clocks the PGCB clock wake sequencing should wait, before enabling the PGCB clock consumer to use the PGCB clock. | PGCB | SIP | PCGU |
|                 |                                                                                                                                                                                         |      |     |      |
|                 | ECO Bits                                                                                                                                                                                |      |     |      |
| scratchpad[7:0] | <b>Scratchpad.</b> This field is a generic scratchpad with reserved hardware functional implementation behind it. IP must tie these inputs to all 0s.                                   | PGCB | SIP | PCGU |
|                 |                                                                                                                                                                                         |      |     |      |

#### 1.2.3.2.3 PGCB Clock and Wake Interface

This is the control interface with the IP-Specific Power Control Glue logic to trigger the PGCB clock gating operation.

| Signal       | Description                                                                                                                                                                                                                                                                                                                | CLK         | SRC         | DEST        |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|-------------|
|              | Clock Gate and Wake Control                                                                                                                                                                                                                                                                                                |             |             |             |
| sync_gate    | PGCB Clock Gate Enable. When asserted, it indicates that the IP does not require PGCB clocks for a significant time, and allows SOC to gate (optionally shutting down) the PGCB clock source.  When de-asserted, it indicates that wake events has been detected in PGCB clock domain and has to ungate PGCB clock source. | PGCB        | SIP         | PCGU        |
| async_wake_b | PGCB Clock Wake. Asserted when there is a PGCB clock wake event. The assertion of this signal must meet the minimum pulse width of reset (i.e. Tresetmin). The mechanism to meet the Tresetmin requirement will be IP-Specific.                                                                                            | -           | SIP         | PCGU        |
| sync_clkvld  | PGCB Clock Valid. Asserted when the PGCB clock is ready to be used.  De-asserted when the PGCB clock gating block is about or already to enable the PGCB clock to be shut down.                                                                                                                                            | PGCB        | PCGU        | SIP         |
| pgcb_pok     | PGCB POK. Asserted when in an IP-Accessible state, deasserted when in IP-Inaccessible.                                                                                                                                                                                                                                     | <u>PGCB</u> | <u>PGCB</u> | <u>PCGU</u> |

## 1.2.3.3 DFx

This is the Visa Nodes for debug purpose.

| Signal | Description         | CLK | SRC | DEST |
|--------|---------------------|-----|-----|------|
|        | VISA Vector Signals |     |     |      |

| pcguvisa[15:0] | PCGU Visa Vector. The latest recommendation is that the integrating IP have the VISA tool automatically insert VISA in the PCGU and that this output be ignored. See the provided .sig files under \$MODEL_ROOT/tools/visa.  Note that these should be fed into a VISA ULM in the always on domain. The VISA ULM must be in the Always ON domain. | PGCB<br>(except<br>as<br>noted)- | PCGU | SIP |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------|-----|
|                | Bit Definitions:  [15] - acc wake flop #async  [14] - defon flag  [13] - pmc wake assert #async  [12] - acc wake assert #async  [11] - clkreq sustain  [10] - clkack syn  [9] - async wake b  [8] - sync gate  [7] - pgcb clkreq #async  [6:3] - tmr  [2:0] - clkreqseqsm ps                                                                      |                                  |      |     |
|                |                                                                                                                                                                                                                                                                                                                                                   |                                  |      |     |

## 1.2.4 Implementation Details

-i<u>l</u>llustrates the PGCB Clock Control Block with Asynchronous Assertion and Synchronous De-Assertion of the PGCB Clock Request.



Figure 3: PGCB Clock Control Block w/ Asynchronous Handling of the PGCB Clock Request

The PGCB Clock Control logic is summarized as follow:

- 1. Use PGCB clock to synchronize the pgcb\_clkack.
- 2. Implement clock request control logic to generate the pqcb\_clkreq in the PGCB domain.
  - a:—The clock request control logic could be implemented as a flag with synchronous clear and asynchronous set. Both clear and set events are guaranteed to be mutually exclusive.

- b. The asynchronous reset will be decoupled from the asynchronous preset flop to provide a deterministic output when PGCB reset is asserted.
  - Since the pgcb\_clkreq is not asserted when PGCB reset is asserted, we may not have the clock to synchronize the de-assertion of the PGCB reset. Hence, a fullyasynchronous PGCB reset shall be used to mask the pgcb\_clkreq output. There are two paths to cause clkreq to assert:
    - 1. async\_pmc\_ip\_wake will be the only path that is open during IP-Inaccessible PG. Is masked off when the clkreq is driven synchronously.
    - 2. async\_wake\_b IP-Accessible wake path. This path sets a flag
      (acc\_wake\_flop) asynchronously which will be cleared and masked off when
      the clkreg is driven synchronously.
  - The wake events are synchronized back into the pgcb\_clk domain and set a flop (clkreq\_sustain) synchronously to keep the clkreq asserted. When this flop is set, the async wake paths are masked off.
  - The clkreq\_sustain flop is cleared when gating the clock, which causes clkreq to deassert.
  - When clkack is confirmed deasserted, the wake paths are again opened back up to allow clkreq to assert again.
- 3. Implement a CLKREQ sequencer to perform the PGCG clock gate and wake sequencing:
  - a. Since the pgcb\_clkreq is not asserted when PGCB reset is asserted, the CLKREQ sequencer will be default to SELWAKE-PMCWAKE state to enable the asynchronous set pathpmc\_ip\_wake path of the clock request control logic. The sync\_clkvld will be deasserted.
  - b. Once the SOC indicated that the PGCB clock is running, the CLKREQ sequencer will transition from SELWAKE to NOSEL state and disable the asynchronous set pathwake paths. Since SD is not going to PV the asynchronous set wake path timings, there is a concern on the routing delay of the asynchronous set signals. Hence, a clock wake hysteresis timer is supported to ensure that the asynchronous set wake paths is are completely disabled at the clock request control logic.
  - Once the clock wake hysteresis timer is timeout, the CLKREQ sequencer will transition from NOSEL to WAIT4GATE UNGATECLK state, and assert the sync\_clkvld.
  - d. When the CLKREQ sequencer is in <u>WAIT4GATEUNGATECLK</u>, it will transition to GATEPEND if the sync\_gate is asserted. The sync\_clkvld will be de-asserted as the indication to the IP that PGCB clock will be gated soon.
  - e. When the CLKREQ sequencer is in GATEPEND, it will activate the clock gate hysteresis safety-net timer and wait for the-hysteresis-timer to expired before de-asserting the pgcb\_clkreq. If the-sync\_gate is de-asserted before the hysteresis-timer expiresd, the CLKREQ sequencer will abort the PGCB clock gating flow, and return to WAIT4GATE-the UNGATECLK state. The-sync\_clkvld will be asserted as the indication to the IP that PGCB clock is again available.
    - hysteresis timer as the clock that drives the fanin to sync\_gate will likely be gated when sync\_clkvld deasserts (if following the provided reference designs). Instead it acts as a safety-net as sync\_gate could assert in the same cycle as sync\_clkvld deasserts.
  - f. If the sync\_gate remains asserted when the clock gate hysteresis timer expiresd, the CLKREQ sequencer will transition from GATEPEND to WAIT4CLKACKB GATECLK state and deassert the pgcb\_clkreq.
  - g. Once the SOC acknowledges the pgcb\_clkreq de-assertion event, the CLKREQ sequencer will transition to <a href="mailto:either-the-sel-wake">either the</a> SELWAKE <a href="mailto:state-or-the-PMCWAKE">state to enable the asynchronous <a href="mailto:set-wake">set-wake</a> paths of the clock request control logic in a glitch free fashion.

- The design assumes the SOC is compliant to Clock Chassis Gen 2, such that it will only shutdown the clock at least 8 clocks after de-asserting the pgcb\_clkack. This is required for the pgcb\_clkack to be synchronized to the PGCB clock domain.
- 4. Implement a hysteresis timer for clock gate and wake sequencing:
  - a. Reload the timer with the clock wake hysteresis value when the CLKREQ sequencer is transitioning from SELWAKE to NOSEL state
  - b. Reload the timer with the clock gate hysteresis value when the CLKREQ sequencer is transitioning from WAIT4GATE-UNGATECLK to GATEPEND state
  - c. Decrement the timer when the CLKREQ sequencer is in NOSEL or GATEPEND state.
- 5. Since the async\_wake\_b signal is asserted asynchronously, there is a concern that it may introduce some meta-stability issue if the width of the async\_wake\_b signal is less than the Tresetmin requirement. If this happens, BXT library team is unable to guarantee there is no meta-stability issue, even though the clock request control logic is clock gated during that time. Hence, PCGU will not attempt to locally clock gate the clock request control logic. It imposes a restriction to have IP to generate the async\_wake\_b in a glitch free manner, and able to meet the Tresetmin requirement.
  - a. [To Do] Additional SCONs is are needed to waive the clock cross violations on the async wake b generation.
- 6.—Generate the VISA bus for debug purpose:

| Bits             | <del>Signals</del>                                     | Description                         |
|------------------|--------------------------------------------------------|-------------------------------------|
| <del>15:10</del> | Reserved, and tied to 0                                | Reserved                            |
| 9:8              | <del>pgcb_clkreq &amp;</del><br><del>pgcb_clkack</del> | PGCB CLKREQ and<br>CLKACK handshake |
| <del>7:4</del>   | tmr                                                    | Timer                               |
| 3                | <del>set_req_b</del>                                   | Asynchronous Set to the PGCB CLKREQ |
| <del>2:0</del>   | <del>clkreqseqsm_ps</del>                              | CLKREQ Sequencer                    |

### 1.2.4.1 Default Power-On (DEF\_PWRON==1)

Starting with PCGU 1.20, support has been added for IP's the default to powered on. The implementation assumes that such IP's require their clock to be ungated and clkreq to be asserted during and after reset.

The PCGU accomplishes this, when the DEF\_PWRON flag is set to '1', through the "defon\_flag" shown above. This flag is set while in reset and causes the pgcb\_clkreq to assert through the pmc\_wake\_assert path. sync\_clkvld also resets to '1' (and will stay set until the defon\_flag is cleared) to keep the clock-gate open. defon\_flag is then cleared when the FSM transitions to the UNGATECLK state and sync\_clkvld is kept asserted by the FSM.

Note that if an ip that defaults to powered on is put into an IP-Inaccessible state, it will require a pmc\_ip\_wake assertion to cause clkreq to assert again, similar to if the DEF\_PWRON parameter was set to 'O'. However, as of this writing, there is no known usage model for putting an IP that defaults powered on into IP-Inaccessible PG.

#### 1.2.5 Waveforms

#### 1.2.5.1 Reset/IP-Inaccessible SequencingWake Sequence (DEF\_PWRON==0)

<u>Figure 4</u> illustrates the reset exit sequence of the PCGU block with the DEF\_PWRON parameter set to <u>'0'</u>. The detailed steps are summarized as follow: illustrates the reset sequencing of the PCGU block. The detailed steps are summarized as follow:

- Mhen SOC assert the PGCB reset, the CLKREQ sequencer will be reset to SELWAKE state. The PGCB CLKREQ and the PGCB clock valid indication will be de asserted on reset. The PGCB clock could be eventually gated by SOC. When in reset, the FSM will be in the PMCWAKE state, and the pmc\_ip\_wake path is open (mask pmc\_wake==0)
- 2. When pmc\_ip\_wake asserts, it will cause clkreq to assert to the SOC. (Note that this can happen before or after pgcb\_rst\_b deassertion)
- 3. At some point when the pgcb\_rst\_b deasserts and the clock from the SOC starts running, pmc\_ip\_wake is synchronized and causes clkreq\_sustain to be set
- 4. The FSM will move to NOSEL when clkreq\_sustain is set and clkack\_sync goes high. This will mask off the pmc\_ip\_wake path. (The timer is also loaded with t\_clkwake on the transition from PMCWAKE to NOSEL)

1.—

- 2.—When SOC de assert the PGCB reset, the PCGU will asynchronously assert the PGCB CLKREQ to ask for the PGCB clock.
- 3.—Once the PGCB clock is running, SOC will assert the PGCB CLKACK.
- 4.—The synchronized version of the PGCB reset will be de-asserted once the PGCB clock is running.
- 5: Once the synchronized version of the PGCB reset is de-asserted, PCGU could begin to synchronize the PGCB CLKACK to PGCB clock.
- 6:—When the synchronized version of the PGCB CLKACK is asserted, the CLKREQ sequencer will transition to NOSEL state and reload the timer with the t\_clkwake value.
- 7.—The CLKREQ sequencer will start decrementing the timer once it is in NOSEL state.
- 8.5. When the timer reaches 0, the CLKREQ sequencer will transition to UNGATECLK state.
- 6. Once the CLKREQ sequencer is in UNGATECLK, it will assert PGCB clock valid to notify the IP that PGCB clock is now available.
  - 9.a. In UNGATE\_CLK the acc\_wake\_flop is cleared synchronously, on a cold boot its value would have been indeterminate prior to this point.



Figure 4: Reset Sequencing PCGU IP-Inaccessible/Reset Wake Sequence (DEF\_PWRON==0)

#### 1.2.5.2 Reset/IP-Inaccessible Wake Sequence (DEF\_PWRON==1)

<u>Figure 8 illustrates the reset exit sequence of the PCGU block with the DEF\_PWRON parameter set to '1'. The detailed steps are summarized as follow:</u>

- 1. When in reset, the FSM will be in the PMCWAKE state, and the pmc\_ip\_wake path is open (mask\_pmc\_wake==0)
- 2. In reset, the defon\_flag is also set, which causes clkreg to assert through the pmc\_ip\_wake path.
  - a. Note that defon\_flag also causes sync\_clkvld to be asserted out of reset, which will open up the clock gate that it feeds.
  - b. Note that if IP entered IP-Inaccessible without pgcb\_rst\_b asserting, the defon\_flag would remain low and a pmc\_ip\_wake would be required to wake the IP similar to previous waveform.
- 3. At some point when the pgcb\_rst\_b deasserts and the clock from the SOC starts running, pmc\_ip\_wake path (driven by defon\_flaq) is synchronized and causes clkreq\_sustain to be set
- 4. The FSM will move to NOSEL when clkreq\_sustain is set and clkack\_sync goes high. This will mask off the pmc\_ip\_wake path. (The timer is also loaded with t\_clkwake on the transition from PMCWAKE to NOSEL)
- 5. When the timer reaches 0, the CLKREQ sequencer will transition to UNGATECLK state.
- 6. Once the CLKREQ sequencer is in UNGATECLK, it will assert PGCB clock valid to notify the IP that PGCB clock is now available.
  - a. In UNGATE\_CLK the acc\_wake\_flop is cleared synchronously, on a cold boot its value would have been indeterminate prior to this point.



#### Figure 5: PCGU IP-Inaccessible/Reset Wake Sequence (DEF\_PWRON==1)

#### 1.2.5.3 Reset/IP-Inaccessible Gate Sequence

<u>Figure 6 and Figure 7 illustrate the reset/IP-Inaccessible entry flow, after which pgcb\_rst\_b can assert</u> without the fear of it introducing glitches on pgcb\_clkreq. The detailed steps are summarized as follow:

- 1. The CLKREQ sequencer stays at UNGATECLK state, and waits for IP to enter IP-Inaccessible PG state.

  The PGCB clock is available and the PGCB clock valid is asserted.
- 2. Once the IP asserts sync\_gate as an indication that it is in IP-lnaccessible PG, the CLKREQ sequencer will transition to GATEPEND state and reload the timer with t\_clkgate value.
- 3. In GATEPEND sync\_clkvld is deasserted and the clock to the PGCB/CDC would be gated. When the timer reaches '0' and sync\_gate is still asserted, the FSM then moves to GATECLK.
- 4. In GATECLK the clkreq\_sustain flop is cleared and clkreq deasserts. The FSM waits in GATECLK until clkack\_sync deasserts and then moves to PMCWAKE (because pgcb\_pok is low).
  - a. Once the SOC de-assert the PGCB CLKACK, the SOC must guarantee that the PGCB clock will be available for at least 8 clocks. This is to allow the PCGU to synchronize the PGCB CLKACK and complete the remaining clock gating sequencing.
- 5. In PMCWAKE the pmc\_ip\_wake path is now opened up and the FSM stays in PMCWAKE and waits for a pmc\_ip\_wake event or a pgcb\_rst\_b event.
  - a. If DEF\_PWRON==0 and pgcb\_rst\_b asserts, there will be no transition on any of the internal signals and there is no possibility of a glitch. (see Figure 6)
  - b. If DEF\_PWRON==1 and pgcb\_rst\_b asserts, clkreq will assert and sync\_clkvld will assert

    because defon\_flag is set, note that clkreq assertion would be glitch-free as pmc\_ip\_wake is

    glitch free. (see Figure 7)



Figure 6: PCGU IP-Inaccessible/Reset Gate Sequence (DEF\_PWRON==0)



#### 1.2.5.2 1.2.5.4 PGCB Clock Gate Sequencing IP-Accessible Gate Sequence

<u>Figure 8</u>Figure 5 illustrates the <u>IP-Accessible</u> clock gate sequencing of the PCGU block. The detailed steps are summarized as follow:

- 1. The CLKREQ sequencer stays at UNGATECLK state, and waits for the IP to enter a deep idle IP-Accessible state. The PGCB clock is available and the PGCB clock valid is asserted.
- 2. Once the IP asserts sync\_gate as an indication that it is in a Deep Idle state, the CLKREQ sequencer will transition to GATEPEND state and reload the timer with t\_clkgate value.
- 3. In GATEPEND sync\_clkvld is deasserted and the clock to the PGCB/CDC would be gated. When the timer reaches '0' and sync\_gate is still asserted, the FSM then moves to GATECLK.
- 4. In GATECLK the clkreq\_sustain flop is cleared and clkreq deasserts. The FSM waits in GATECLK until clkack\_sync deasserts and then moves to SELWAKE (because pqcb\_pok is high).
  - a. Once the SOC de-assert the PGCB CLKACK, the SOC must guarantee that the PGCB clock will be available for at least 8 clocks. This is to allow the PCGU to synchronize the PGCB CLKACK and complete the remaining clock gating sequencing.
- 5. In SELWAKE both the pmc\_ip\_wake and the async\_wake\_b paths are opened up, the FSM stays in SELWAKE and waits for either async\_wake\_b or pmc\_ip\_wake to assert to start the wake sequence.
  - a:—The CLKREQ sequencer stays at UNGATECLK state, and waits for IP to enter Deep Idle state.

    The PGCB clock is available and the PGCB clock valid is asserted.
- 2.—Once the IP assert sync\_gate as an indication that it is already in Deep Idle state, the CLKREQ sequencer will transition to GATEPEND state and reload the timer with t\_clkgate value.
  - a.—Note that the async\_wake\_b event is ignored when the CLKREQ sequencer is in UNGATECLK state.
- 3:—The CLKREQ sequencer will start decrementing the timer once it is in GATEPEND state. The PGCB clock valid will be de-asserted, as a notification for IP to stop using the PGCB clock. If the IP de-assert sync\_gate, the CLKREQ sequencer will abort the clock gate sequencing and return to UNGATECLK state.
  - a: Note that the async\_wake\_b event is ignored when the CLKREQ sequencer is in GATEPEND state.
- 4:—When the timer reaches 0 and the sync\_gate is still asserted, the CLKREQ sequencer will transition to GATECLK state, and synchronously clear the PGCB CLKREQ.
- 5:—Once the PGCB CLKREQ is de-asserted, the CLKREQ sequencer wait for SOC to de-assert the PGCB CLKACK.
  - a.— Note that the sync\_gate or async\_wake\_b events are ignored when the CLKREQ sequencer is in GATECLK state.
- 6: Once the SOC de-assert the PGCB CLKACK, the SOC must guarantee that the PGCB clock will be available for at least 8 clocks. This is to allow the PCGU to synchronize the PGCB CLKACK and complete the remaining clock gating sequencing.
- 7:—Once the synchronized version of the PGCB CLKACK is de-asserted, the CLKREQ sequencer will transition to SELWAKE state.
- 8.—The CLKREQ sequencer stays at SELWAKE state, and waits for IP to detect the Deep Idle wake event.

  The PGCB clock could be gated by SOC at any time.
  - a:—Note that the sync\_gate event is ignored when the CLKREQ sequencer is in SELWAKE state.



Figure 85: PGCB Clock Gate PCGU IP-Accessible Sequencing Gate Sequence

#### 1.2.5.31.2.5.5 PGCB Clock IP-Accessible - Wake Sequencing Sequence

<u>Figure 9Figure 6</u> illustrates the <u>IP-Accessible</u> clock wake sequencing of the PCGU block. The detailed steps are summarized as follow:

- 1. The CLKREQ sequencer stays at SELWAKE state, and waits for IP to detect the Deep Idle wake event. The PGCB clock could be gated by SOC.
  - a. Note that the sync\_gate event is ignored when the CLKREQ sequencer is in SELWAKE state.
- 2. Once the IP asserts async\_wake\_b (or the SOC asserts pmc\_ip\_wake), as an indication that it will like to exit from Deep Idle state, the CLKREQ sequencer will asynchronously assert the PGCB CLKREQ to ask for the PGCB clock.
- 3. SOC will assert the PGCB CLKACK and make sure that the PGCB clock is running. PCGU could begin to synchronize the PGCB CLKACK to PGCB clock.
  - 3.a. The wake event will also be synchronized when the clock starts running which will cause clkreq\_sustain to be set synchronously.
- 4. When the synchronized version of the PGCB CLKCACK is asserted <u>and clkreq\_sustain is asserted</u>, the CLKREQ sequencer will transition to NOSEL state and reload the timer with the t\_clkwake value.
- The CLKREQ sequencer will mask both wake pathsde assert the set\_req\_b, and start decrementing
  the timer once it is in NOSEL state. The hysteresis timer is to make sure that PGCB CLKREQ flop has
  sufficient time to sample the de asserting of the set\_req\_b and avoid any potential timing violation
  associated with the set\_req\_b de assertion.
  - Note that the sync\_gate or async\_wake\_b events are ignored when the CLKREQ sequencer
    is in NOSEL state.
- 6. When the timer reaches 0, the CLKREQ sequencer will transition to UNGATECLK state.
- 7. Once the CLKREQ sequencer is in UNGATECLK, it will assert PGCB clock valid to notify the IP that PGCB clock is now available. The CLKREQ sequencer stays at UNGATECLK state, and waits for IP to enter the Deep Idle state.
  - a. Note that the async\_wake event is ignored when the CLKREQ sequencer is in UNGATECLK state.
  - a.b. Also note that in UNGATECLK, the acc\_wake\_flop is cleared synchronously.



#### Figure 96: PGCB Clock Wake Sequencing

#### 1.2.6 Glitch Prevention on Reset

Starting with PCGU 1.20, the logic has been modified to remove a potential race on the pgcb\_rst\_b path which could lead to a glitch on the pgcb\_clkreq output. As long as the IP/PCGU is gracefully put into an IP-Inaccessible state (ie through ForcePwrgatePOK message, not a reset), an assertion of pgcb\_rst\_b -- after pok is low and pgcb\_clkack has been low for 8 clocks -- will not cause a glitch on pgcb\_clkreq.

Note that as of this writing, BXT is not known to gracefully put IPs into an IP-lnaccessible state before turning off VNN, but instead ungracefully asserts pgcb\_rst\_b. The behavior of pgcb\_clkreq is not guaranteed to be glitch-free under such scenarios and such glitches must be able to be tolerated by the SoC.

#### <del>1.2.6</del>1.2.7 Risks

- 1. The PGCB clock gating block does not have a handshake to communicate the clock gating event to the PGCB and CDC. This may incurs a race condition when the CDC/PGCB happens to use the clock when the SOC is about to shut down the PGCB clock.
  - a. [To Do] Need a waveform to show the race condition.
    - i. PGCB Clock Gating Block has de-asserted the pgcb\_clkreq
    - ii. While waiting for SOC to de-assert the pgcb\_clkack, PGCB/CDC has been triggered to service some wake events (e.g. Force Power Gate POK).
    - iii. When PGCB/CDC is in the middle of servicing the wake events, SOC returns the acknowledged and eventually causing the PGCB clock to be shut down at the trunk level.
    - iv. Some internal PGCB/CDC states must be communicated to the PGCB Clock Gating block to wake up the PGCB clock (e.g. pgcb\_idle and soc\_clkreq).
  - b. To Dol Need to analyze the impacts, especially in the CDC blocks
  - c. [To Do] Need to check if we need the IP-Specific Power Control Glue logic to implement a local clock gating mechanism to gate the PGCB clock to CDC/PGCB using the sync\_clkvld.
- Regardless of the default power state when the IP is first powered up from reset, the PGCB clock control block will always request for PGCB clock as soon as the PGCB reset de-asserted. This is to simplify the design. Once the PGCB clock is ungated, it will evaluate the clock gating condition to determine if it should go back to the clock gating state.
  - a. [To Do] Check if this HW behavior has violated any chassis/SD requirement.
- 3. Since the async\_wake\_b will be generated from multiple asynchronous clock sources using a combinatorial logic, it may introduce some glitches that violate the Tresetmin requirement. This could eventually cause a meta-stability on the PGCB CLKREQ output.
  - a. Checked with library team and realized that there is impossible to guarantee that there is no meta-stability issue. The meta-stability may not be resolved immediately, even if the clock is gated. Hence, the recommendation is to have IP to implement an IP-Specific mechanism to guarantee that the async\_wake\_b is glitch-free and meet the Tresetmin requirement. This restriction is essential to avoid meta-stability.

#### 1.2.7 Integration Notes

### 1.2.7.1—Component Map File

The PCGU component requires the same component map file as that of being used in PGCB and CDC components. On top of that, it requires an additional pqcb\_mx22\_qen component as follow:

```
module pgcb_mx22_gen ( o, s, d2, d1 );
<del>input s, d2, d1;</del>
<del>output o;</del>
<del>`ifdef DC</del>
-INSERT_SOC_TARGET_LIBRARY_CELL ctech_so_mx22_gen ( .d2(d2), .d1(d1), .s(s), .o(o) );
<del>`else</del>
                         - Signal Declarations ------//
 <del>parameter</del>
                      ALLX_0_0 = \{1\{1'bx\}\};
parameter ALWAYS = 1'b1;
                        --- Model Description
// 2-to-1 MULTIPLEXER
// muxed output signals for Combinatorial Signals Table
always @(
    S OF
     <del>d1 or</del>
   <del>- d2</del>
begin: ctech_mx22_gen1_output_muxes
  <del>- case (s)</del>
    <del>-1'b1 :</del>
     -begin
                  = d1;
       0
     <del>end</del>
     <del>1′b0 :</del>
     <del>begin</del>
       <del>-0-</del>
                   = d2;
      end
    <del>default :</del>
     <del>begin</del>
     <del>- 0 = ALLX_0_0;</del>
```

```
——end
——endcase

end //ctech_mx22_gen1_output_muxes

`endif
endmodule
```

#### 1.2.8 Tool Waivers

#### 1.2.8.1 Lintra

Lintra waivers can be found under \$MODEL\_ROOT/tools/lint/waivers/pcquunit\_waivers.lwv

#### 1.2.8.2 Questa/Oin CDC

severity waived -module pcgu

The following waivers may be needed when running <u>CDC</u>:

```
# async pgcb rst b is used to mask the final pgcb clkreq until out of reset, async pgcb rst b is
static
ede report erossing -module pegu -scheme no sync -through async pgcb rst b -through pgcb clkreq -
severity waived
ede report crossing -scheme no sync -from clkreq -through pgcb clkreq -tx clock pgcb clk -module
pcqu -severity waived
# combi logic on the set term of the final clkreq flop, wake mask is a fairly static signal,
pgcb rst b is static
cdc report crossing -module pcgu -scheme combo logic -through set req func b -severity waived####
PCGU Waivers ####
# pmc ip wake goes directly to clkreq output for IP-Inaccessible wake
# per-implementation, can only cause a glitch free transition on clkreq and will stay asserted
until
# clkreq is driven by synchronous logic
cdc report crossing -scheme no sync -through async pmc ip wake -through pgcb clkreq -severity
waived -module pcgu
# Only relevant if setting DEF PWRON to '1':
# defon flag goes directly to clkreq output for cold boot wake will stay asserted until
# clkreq is driven by synchronous logic to avoid glitches
cdc report crossing -scheme no sync -tx clock PGCB CLK -from defon flag -through pgcb clkreq -
severity waived -module pcgu
# The following mask terms will not cause transitions on clkreq as it will be driven from another
# another path when they assert/deassert
cdc report crossing -scheme no sync -tx clock PGCB CLK -from mask pmc wake -through pgcb clkreq -
severity waived -module pcgu
cdc report crossing -scheme no sync -tx clock PGCB CLK -from mask acc wake -through pgcb clkreq -
severity waived -module pcgu
# clkreq sustain is takes over driving pgcb clkreq when the clock starts running, and will cause
# synchronous deassertion of clkreq, all of which will be glitch free cdc report crossing -scheme no sync -tx clock PGCB CLK -from clkreq sustain -through pgcb clkreq
-severity waived -module pcgu
# Path from acc wake flop to pgcb clkreq, will not cause glitches on pgcb clkreq
```

cdc report crossing -scheme no sync -tx clock PGCB CLK -from acc wake flop -through pgcb clkreq -

# Path from async pmc ip wake to doublesync has combi logic, pmc wake is mostly static and is well behaved,

# if it asserts it will stay asserted until it has been synchronized and by the time it deasserts it should be masked off

cdc report crossing -scheme combo logic -through async pmc ip wake -through

i pgcb ctech doublesync pmc wake.d -severity waived -module pcgu

## 1.3 PCGU Async Wake Widget (pcgu\_aww)

The PCGU Async Wake Widget (pcgu\_aww) is distributed as a reusable component which can be used along with the PCGU. Its purpose is to capture an asynchronous wake event and keep it asserted until sync\_clkvld asserts, thus creating a handshake with the PCGU.

The async\_wake\_extended\_b output is asserted asynchronously along with the async\_wake\_source\_b input and deasserts synchronously to the pgcb\_clk. The async output can more safely be combined with other asynchronous wake sources to drive the async\_wake\_b input of the PCGU as its active pulse is at least 6 pgcb\_clk periods wide. Thus when ANDed with other wake events, there will be less risk of reducing the active pulse width and violating the Tresetmin requirement of async\_wake\_b.

#### 1.3.1.1 Interface Signals

#### 1.3.1.1.1 Clock and Reset

| Signal     | Description                                        | CLK  | SRC | DEST |
|------------|----------------------------------------------------|------|-----|------|
|            | Clock and Reset                                    |      |     |      |
| pgcb_clk   | PGCB clock.                                        | PGCB | SOC | PCGU |
| pgcb_rst_b | PGCB reset. This is the PGCB reset that has its    | PGCB | SOC | PCGU |
|            | deassertion synchronized to the PGCB clock domain. |      |     |      |

#### 1.3.1.1.2 DFx Interface

| Signal         | Description                                                                                                                                                                                                                                                                           | CLK | SRC | DEST |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|
|                | DFX                                                                                                                                                                                                                                                                                   |     |     |      |
| fscan_byprst_b | Fabric Scan Bypass Reset. This signal is a reset input for scan operations that bypasses the internal agent reset logic and applies a reset directly to the agent. The reset override signal group must be implemented for IP-blocks with embedded or derived internal reset signals. | -   | SOC | PCGU |
| fscan_rstbypen | Fabric Scan Reset Bypass Enable. This signal will enable the ability for the bypass reset signals to be active. The reset override signal group must be implemented for IP-blocks with embedded or derived internal reset signals.                                                    | -   | SOC | PCGU |

#### 1.3.1.1.3 Functional Interface

| Signal | Description                 | CLK | SRC | DEST |
|--------|-----------------------------|-----|-----|------|
|        | Clock Gate and Wake Control |     |     |      |

| sync_clkvld           | PGCB Clock Valid. Asserted when the PGCB clock is ready to be used. De-asserted when the PGCB clock gating block is about or already to enable the PGCB clock to be shut down.                                            | PGCB | PCGU     | PCGU_AWW |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|----------|
| async_wake_source_b   | PGCB Clock Wake. Asserted (active-low) when there is a PGCB clock wake event. The assertion of this signal must meet the minimum pulse width of reset (i.e. Tresetmin).                                                   | -    | SIP      | PCGU     |
| sync_wake_source_b    | Synchronous PGCB Clock Wake. Synchronized version of async_wake_source_b that can be used as one term feeding the sync_gate input to the PCGU. Stays asserted until sync_clkvld asserts and async_wake_source_b deasserts | PGCB | PCGU_AWW | PCGU     |
| async_wake_extended_b | Asynchronous Extended PGCB Clock Wake. Extended version of async_wake_source_b that will assert asynchronously and deassert synchronously at least 6 PGCB clocks after async_wake_source_b deasserts.                     | -    | PCGU_AWW | PCGU     |

### 1.3.1.2 Implementation Details



Figure 107: PCGU Asynchronous Wake Widget Logic Diagram

**Reset State:** When the pgcb\_rst\_b is asserted, the outputs of the PCGU\_AWW will be asserted. The PCGU <del>also</del> defaults to having <del>clkreq\_the async\_wake\_b path maskedasserted</del> so this does not change the final behavior of the pgcb\_clkreq.

The PCGU\_AWW design consists of the following pieces:

- 2 Double-Flop Synchronizers (colored red) The synchronizers assert/clear asynchronously when async\_wake\_source\_b or pgcb\_rst\_b assert. The output of the synchronizers deasserts synchronously after async\_wake\_reset\_b has deasserted and 4 positive edges of pgcb\_clk have occurred. This guarantees the wake event is asserted long enough to propagate through a normal synchronizer (sync\_wake\_reset\_b) and then captured synchronously in the set-hold-clear flop.
- Traditional Double-Flop Synchronizer (sync\_wake\_reset\_b) This synchronizer creates a fully synchronous signal out of the async\_wake\_source\_b input to be captured in the set-hold-clear flop. The output of this flop can also feed into the sync\_gate term of the PCGU to prevent gating the clock when the wake is asserted.
- 3. **Set-Hold-Clear Flop** This flop is cleared (asserted) when the wake event is synchronized to PGCB clock (sync\_wake\_reset\_b asserts). It is then held asserted, even if sync\_wake\_reset\_b deasserts, until sync\_clkvld assertes, indicating that the pgcb\_clk is running.
- 4. **Final AND Gate** The output of the 2 Double-Flop Synchronizers is ANDed with the output of the sethold-clear flop, resulting in an output that asserts asynchronously with async\_wake\_source\_b, and deasserts synchronously when the pgcb\_clk has been ungated and is running.
- <u>5.</u> <u>DFx SCAN Mux</u> A SCAN mux is inserted to prevent the 2 Double-Flop Synchronizers from asserting randomly during SCAN mode.
- 5.6. sync\_wake\_source\_b a combination of the sync\_wake\_b and the output of the set-hold-clear flop, to be used as fanin to the sync\_gate term to the PCGU. This output will stay asserted until both sync\_clkvld has asserted and async\_wake\_source\_b has deasserted.

### 1.3.1.3 Waveforms

#### 1.3.1.3.1 Reset Deassertion, Without Wake



Figure 118: PCGU\_AWW Reset Deassertion, Wake Deasserted

#### 1.3.1.3.2 Reset Deassertion, With Wake Asserted



Figure 129: PCGU\_AWW Reset Deassertion, Wake Asserted

### 1.3.1.3.3 Out of Reset, Wake Assertion, Clock Gated



Figure 1310: PCGU\_AWW Wake Assertion with Clock Gated

### 1.3.1.3.4 Out of Reset, Wake Assertion, Clock Running



Figure 1411: PCGU\_AWW Wake Assertion with Clock Running

#### 1.3.2 Tool Waivers

#### 1.3.2.1 Lintra

<u>Lintra waivers can be found under \$MODEL\_ROOT/tools/lint/waivers/pcguunit\_waivers.lwv</u>

Lintra waivers can be found under \$MODEL\_ROOT/tools/lint/waivers/

#### 1.3.2.2 Ouesta/Oin CDC

The following waivers may be needed when running CDC:

```
#### PCGU_AWW Waivers ####
# PCGU async set circuit, combi logic on the clr b term of the 2 doublesyncs used to set the
flops
cdc report crossing -through async wake source b -through
i pgcb ctech doublesync async wake *.clr b -rx clock PGCB CLK -module pcgu aww -severity waived
# PCGU async set circuit, combi logic on the clr_b term of the 2 doublesyncs used to set the
flops
cdc report crossing -through async_wake_source_b -through i_pgcb_doublesync_async_wake_*.clr_b
rx clock pgcb clk -module pcgu aww -severity waived
```

# 1.4 PCGU Integration Reference Designs

The following sections describe methods for integrating the PCGU. They should be taken as reference designs and should not be used as-is without being

### 1.4.1 PCGU Integration (Completely Asynchronous)

While using an always running clock to deglitch the wake source(s) (ie Section <u>1.4.1.4.1</u> 1.4.2) is probably the safest way to ensure that the async\_wake\_b input to the PCGU is glitch-free and meets the Tresetmin requirement, it may not be practical for all IPs. This section demonstrates an alternative approach to generating this wake signal using the PCGU\_AWW described in Section <u>1.2.81.3</u>.

<u>Figure 15</u> shows an example of how to integrate this reference design with the PGCB and CDCs.

Figure 16Figure 13 shows the detailed implementation of the PCGU glue logic reference design.

An example RTL implementation of this reference design is available, integrated into the PGCB+CDC random testbench is available in the release under:

\$MODEL ROOT/verif/PCGU REFpcgu ref/rtl/pgcbcg.sv

### 1.4.1.1 Implementation Details

#### 1.4.1.1.1 Overview

The PCGU glue logic implementation described here shows a typical implementation for an IP using the PGCB and CDCs together. The glue logic uses the pcgu\_aww to asynchronously capture wake events until the pgcb\_clk is running (sync\_clkvld is '1'). The combination of all these captured wake events drives the final "async\_wake\_b" input to the PCGU.

The pcgu\_aww's sync\_wake\_source\_b outputs contribute to the "sync\_gate" input to the PCGU, such that additional synchronizers are not needed on these signals.

The PGCB's "pgcb\_pok" output is used to mask off IP-Accessible wake/gate terms when in IP-Inaccessible power-gating. Note that "pgcb\_pok"\_toggling could theoretically introduce a glitch on the "async\_wake\_b" input, however "pgcb\_idle" will be '0' whenever "pgcb\_pok" is changing, thus causing "async\_wake\_b" to assert regardless and should force an assertion period of at least Tresetmin.

Wake terms used by this design:

- General:
  - pmc\_pg\_wake=='1' from PMC\_(input directly into PCGU)
  - o pgcb idle=='0' from PGCB
  - o clkreg=='1' from CDCs
- IP-Accessible:
  - gclock\_req\_async=='1' from CDCs
  - ism\_fabric!='000' from CDCs
  - pwrgate\_disabled toggling from CDCs

Gate terms used by this design:

- General:
  - pmc\_pg\_wake=='0' from PMC
  - pqcb\_idle=='1' from PGCB
  - clkreq=='0' from CDCs
  - clkack=='0' from CDCs
- IP-Accessible:

- o gclock\_req\_async=='0' from CDCs
- o gclock\_ack\_async=='0' from CDCs
- o ism\_fabric=='000' from CDCs
- pwrgated\_disabled stable from CDCs

PGCB Clock Gating can be disabled <del>completely or</del> during IP-Accessible power gating based on the <del>cfg\_pgcb\_clkgate\_disabled and cfg\_acc\_clkgate\_disabled config inputs.</del>

# <u>1.4.1.1.2</u> Interface

#### <del>1.4.1.1.2</del>—

#### 1.4.1.1.2.1 Parameters

| Parameter       | Description                                                               |  |  |
|-----------------|---------------------------------------------------------------------------|--|--|
| ICDC            | Number of CDCs controlling IOSF clock domains (ex. prim_clk, side_clk)    |  |  |
| NCDC            | Number of CDCs controlling non-IOSF clock domains                         |  |  |
| IGCLK_REQ_ASYNC | .K_REQ_ASYNC Total number of gclock_req_async inputs to all the IOSF CDCs |  |  |
| NGCLK_REQ_ASYNC | Total number of gclock_req_async inputs to all the non-IOSF CDCs          |  |  |
|                 |                                                                           |  |  |

### 1.4.1.1.2.2 Clocks and Resets

| Signal                     | Description                                                                                                                                                                                                                                                                                                    | CLK  | DIR           | SRC/<br>DEST          |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------|-----------------------|
| pgcb_clk                   | PGCB Clock.                                                                                                                                                                                                                                                                                                    | PGCB | In            | SOC                   |
| pgcb_clkreq                | PGCB Clock CLKREQ                                                                                                                                                                                                                                                                                              | -    | Out           | SOC                   |
| pgcb_clkack                | PGCB Clock CLKACK                                                                                                                                                                                                                                                                                              | -    | In            | SOC                   |
| async_pgcb_rst_b           | Asynchronous PGCB reset.  The raw PGCB reset that is driven directly from SOC. (ie not synchronized to pgcb_clk)                                                                                                                                                                                               |      | <del>ln</del> | <del>50C</del>        |
| pgcb_rst_b                 | Synchronous PGCB reset.  Note: this must by rising-edge synchronized to the ungated pgcb_clk.  The PGCB reset with its rise-edge synchronized to pgcb_clk. The same signal will feed the input to the PGCB and CDCs.                                                                                           | PGCB | In            | PGCB<br>Glue<br>Logic |
| iosf_cdc_clock[ICDC-1:0]   | IOSF Primary/Sideband Clocks. Vector of raw/ungated IOSF Primary/Sideband Clocks that are controlled by IOSF CDCs.  The order of the "iosf_cdc_clock", "iosf_cdc_reset_b" and "iosf_cdc_ism_fabric" vectors should match such that a given index in each vector corresponds to the same CDC/IOSF clock domain. | IOSF | In            | SOC                   |
| iosf_cdc_reset_b[ICDC-1:0] | IOSF Primary/Sideband Resets.                                                                                                                                                                                                                                                                                  | IOSF | In            | CDCs                  |

| Vector of IOSF resets, rise-edge synchronized to the IOSF clock of the same index in "iosf_cdc_clock". |  |  |
|--------------------------------------------------------------------------------------------------------|--|--|
| These will be taken from the "sync_reset_b" output                                                     |  |  |
| of the CDCs.                                                                                           |  |  |

### 1.4.1.1.2.3 DFx

| Signal                 | Description                                                                                                                                                                                                                                                                           | CLK | DIR       | SRC/<br>DEST |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|--------------|
| fscan_byprst_b[8:0]    | Fabric Scan Bypass Reset. This signal is a reset input for scan operations that bypasses the internal agent reset logic and applies a reset directly to the agent. The reset override signal group must be implemented for IP-blocks with embedded or derived internal reset signals. | -   | In        | SOC          |
| fscan_rstbypen[8:0]    | Fabric Scan Reset Bypass Enable. This signal will enable the ability for the bypass reset signals to be active. The reset override signal group must be implemented for IP-blocks with embedded or derived internal reset signals.                                                    | -   | In        | SOC          |
| <u>fscan_clkungate</u> | Fabric Scan Clock Ungate. This signal will override the internal clock gating and ungate the clock.                                                                                                                                                                                   | Ξ   | <u>ln</u> | SOC          |
| visa_bus[31:0]         | <b>PCGU Glue Logic Visa Vector.</b> The VISA ULM must be in the Always-ON domain.                                                                                                                                                                                                     | -   | Out       | SIP          |

# 1.4.1.1.2.4 Configuration Registers

| Signal                    | Description                                                                                                                                                                              | CLK  | DIR           | SRC/<br>DEST |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------|--------------|
| cfg_t_clkgate[3:0]        | PGCB Clock Gating Hysteresis Delay. Specify the minimum number of delay clocks the PGCB clock gate sequencing should wait, before enabling the PGCB clock to be gated at the trunklevel. | PGCB | In            | SIP          |
| cfg_t_clkwake[3:0]        | PGCB Clock Wake Hysteresis Delay. Specify the minimum number of delay clocks the PGCB clock wake sequencing should wait, before enabling the PGCB clock consumer to use the PGCB clock.  | PGCB | In            | SIP          |
| cfg_pgcb_clkgate_disabled | PGCB Clock Gating Disable. When asserted '1', prevents the PGCB clock from ever gating.                                                                                                  | PGCB | <del>In</del> | SIP          |
| cfg_acc_clkgate_disabled  | IP-Accessible PGCB Clock Gating Disable.                                                                                                                                                 | PGCB | In            | SIP          |

| When asserted '1', prevents the PGCB clock from gating during IP-Accessible power-gating, will still allow the clock to gate as part of IP-Inaccessible power-gating. |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                                                                                                                       |  |  |

# 1.4.1.1.2.5 Functional Interface

Note: All of the inputs listed below are required to be glitch free.

| Signal                                                                                                             | Description                                                                                                                                                                                                                                                                                                                                                        | CLK  | DIR | SRC/<br>DEST |
|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|--------------|
|                                                                                                                    | IP-Accessible Wake/Gate Indications                                                                                                                                                                                                                                                                                                                                |      |     |              |
| iosf_cdc_ism_fabric[ICDC-<br>1:0][2:0]                                                                             | IOSF ISM States. Vector of 3-bit ISM states from the IOSF Fabrics/Routers corresponding to each IOSF CDC. These will be the same signals that connect to the IOSF CDCs' "ism_fabric" input.  Each ISM State in this vector goes through combi-logic                                                                                                                | IOSF | In  | SoC          |
|                                                                                                                    | to detect if it is in a non-idle state, and then fed through a flop on the corresponding "iosf_cdc_clock" and "iosf_cdc_reset_b" to create a glitch free indication of a fabric wake. The native IOSF clock can be used as it is guaranteed to be running if the Fabric/Router's ISM state changes.                                                                |      |     |              |
| iosf_cdc_gclock_req_async<br>[IGCLK_REQ_ASYNC-1:0] /<br>non_iosf_cdc_gclock_req_<br>async<br>[NGCLK_REQ_ASYNC-1:0] | IP Clock Requests.  Vector of individual clock requests from IP logic. Taken from CDCs' "gclock_req_async" inputs.  Separate input vectors exist for IOSF CDCs and Non-IOSF CDCs.                                                                                                                                                                                  |      | In  | SIP          |
| iosf_cdc_gclock_ack_async<br>[IGCLK_REQ_ASYNC-1:0] /<br>non_iosf_cdc_gclock_ack_<br>async<br>[NGCLK_REQ_ASYNC-1:0] | IP Clock Acknowledgments.  Vector of individual clock request acknowledgments from the CDCs to the IP logic. Taken from CDCs' "gclock_ack_async" outputs.  Separate input vectors exist for IOSF CDCs and Non-IOSF CDCs.                                                                                                                                           |      | In  | CDCs         |
| async_pwrgate_disabled                                                                                             | Power Gate Disabled Indication. Indication of whether IP-Accessible power-gating is disabled. This signal will be similar to the "pwrgate_disabled" input on the CDCs, however it is required to be asynchronous.  A change in the value of this signal wakes up the PGCB clock. For this reason, this signal must be able to toggle when the PGCB clock is gated. |      |     |              |

| iosf_cdc_clkack[ICDC-1:0] / non_iosf_cdc_clkack[NCDC -1:0]  pmc_pg_wake | CDC Clock Acknowledgments.  Vector of final clock request acknowledgment inputs to the CDCs from the SoC. Taken from CDCs' "clkack" inputs.  Separate input vectors exist for IOSF CDCs and Non-IOSF CDCs  PMC Power Gate Wake.  Raw (unsynchronized) wake input from the PMC. The synchronized version of this signal feeds the                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | - | In In | SoC  |
|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|------|
| iosf_cdc_clkreq[ICDC-1:0] / non_iosf_cdc_clkreq[NCDC -1:0]              | IP-Accessible Wake/Gate Indications  CDC Clock Requests.  Vector of final clock request outputs from the CDCs that go to the SoC. Taken from CDCs' "clkreq" outputs.  Separate input vectors exist for IOSF CDCs and Non-IOSF CDCs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | - | In    | CDCs |
|                                                                         | In the typical case, the CDC integration guide suggests that "pwrgate_disabled" could consist of the following logic:  (PCE.HAE)    (PCE.D3HE && PMCSR[1:0]=='11')    (PCE.I3E && D0i3C[2]=='1')    (PCE.PMCRE && pmc_ip_sw_pg_req_b=='0')  If the registers contributing to this logic are part of the power-gate domain, then the PGCB clock would be ungated when they are changed due to the corresponding CDC's clkreq being asserted. So the only portion that would be required for this input would be:  (PCE.PMCRE && pmc_ip_sw_pg_req_b=='0')  And "pmc_ip_sw_pg_req_b" would be the raw/async input from PMC.  Note that some IPs may have other logic contributing to the "pwrgate_disabled" term, and so this logic will be IP specific and should be looked at carefully for each IP. |   |       |      |

|             | Note that this signal is used in such a way that it could introduce glitches on the final "async_wake_b" input to the PCGU. However, this reference design uses the assumption that the pgcb_idle indication will be '0' when "pgcb_pok" is changing and thus the "async_wake_b" will always resolve to a good asserted value that meets the Tresetmin width.                                                                                                                                                                                                                                                                                                                                           |      |     |     |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|
| sync_clkvld | PGCB Synchronous Clock Valid Indication. This is the sync_clkvld output from the PCGU. Due to fact that the CDC/PGCB do not natively comprehend if their clock is available, it is recommended that IPs gate the pgcb_clk to the PGCB/CDCs when this signal is deasserted (0). This signal can feed the "enclk" input of a latch-based clock-gate cell directly.  Note: the clock-gate cell is not included within the reference design to emphasize that this clock-gate is not required by the clock gating logic to function properly, but rather it is recommended so that SoC doesn't gate the clock when the PGCB/CDC are in a non-idle state, as they may transition even if pgcb_clkreq is low. | PGCB | Out | SIP |

### 1.4.1.1.3 Optimizations

This example shows a pcgu\_aww widget used on every wake source. It may be possible to optimize this logic use the wake sources directly without this widget. The following table shows which wake sources may be used directly under certain circumstances.

Note: if the pcgu\_aww is not used, a doublesync will be needed to synchronize each term as it feeds into the sync\_gate logic.

| Signal                 | Details / Conclusion                                                                                                                                                                                                                                                                                                                                                   | Assumptions                                                                                    |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| <del>pmc_pg_wake</del> | Will be asserted by PMC. PMC can monitor the PG state of the IP and only deassert when the domain is no longer power-gated. This would ensure that the wake is asserted until the PGCB clock started running.  Conclusion: May not need pcgu_aww                                                                                                                       | -PMC keeps asserted until domain is not power-gated -pgcb_clk is gated when sync_clkvld is '0' |
| pgcb_idle              | Synchronous to pgcb_clk. Thus if the clock is able to be gated when pgcb_idle deasserts, will require the clock to be running again in order to assert.  This is also used to mask any possible glitches from pgcb_pok changing, however when it is deasserted, will stay deasserted for many clock cycles, so may not need the pcgu_aww to extend it for more cycles. | -using the PGCB<br>-pgcb_clk is gated when<br>sync_clkvld is '0'                               |

|                    | Conclusion: May not need pcgu_aww                                                                                                                                                                                                                                                                                                                                                                              |                                                                                               |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| *_cdc_clkreq       | Asserts in the PGCB clock domain of the CDC and will stay asserted until all wake sources have been synchronized and seen deasserted. Thus, this signal requires the PGCB clock to be running for both assertion and deassertion and so it is guaranteed to stay asserted until the PGCB clock is running and valid.  Conclusion: May not need pcgu_aww                                                        | -using the PGCB+CDC -clkreq is driven from the CDC -pgcb_clk is gated when sync_clkvld is '0' |
| *_cdc_gclock_req_  | When asserted, will require the corresponding                                                                                                                                                                                                                                                                                                                                                                  | -using the PGCB+CDC                                                                           |
| async              | gclock_ack_async to assert before it can deassert. gclock_ack_async will only assert when the CDC's clkreq and clkack are asserted. It is theoretically possible for CDC's clkreq to assert on the boundary of the PGCB clock being gated, however the CDC's clkreq will not deassert until the pgcb_clk is running again, thus ensuring the PGCB clock will wake up again.  Conclusion: May not need pcgu_aww | -clkreq is driven from<br>the CDC<br>-pgcb_clk is gated when<br>sync_clkvld is 'O'            |
| *_ism_fabric       | ism_fabric can leave IDLE without any relationship to                                                                                                                                                                                                                                                                                                                                                          | -using the PGCB+CDC                                                                           |
| _15111_1 d D l 1 C | PGCB clock. However, when it leaves IDLE, it will stay non-IDLE until the agent returns to IDLE. Additionally, the agent is required to assert its clkreq before it is allowed to return to IDLE, this clkreq will trigger the PGCB clock to be ungated.                                                                                                                                                       | -clkreq is driven from<br>the CDC<br>-pgcb_clk is gated when<br>sync_clkvld is 'O'            |
| *pwrgate_disabled  | Conclusion: May not need pcgu_aww  May toggle multiple times while the PGCB clock is gated.                                                                                                                                                                                                                                                                                                                    |                                                                                               |
| pwwigate_uisableu  | The diff between the synced version and the raw version causes a wake, thus if the value changes back to the synced version before the PGCB clock is ungated, the wake would disappear. The pcgu_aww would detect the first diff and keep the wake asserted until the clock is running.                                                                                                                        |                                                                                               |
|                    | Conclusion: Use the pcgu_aww                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                               |

### 1.4.1.2 Cautions

# 1.4.1.2.1 Synchronous Resets

This implementation assumes that there is no logic that is synchronously reset in the pgcb\_clk gated domain (pgcb\_gclk) and pgcb\_rst\_b domain as pgcb\_gclk will be gated until the reset deasserts and thus the assertion may not be captured by synchronously reset logic.

### 1.4.1.2<u>1.4.1.3</u> Diagrams



Figure 1512: Top Level PGCB Clock Gating Block Diagram



Figure 1613: Top Level PGCB Clock Gating Block Diagram

### 1.4.1.31.4.1.4 Tool Waivers

#### 1.4.1.3.1 Lintra

Lintra waivers specific to this reference design are under \$MODEL ROOT/verif/PCGU\_REFpcqu\_ref/waivers/pqcbcq\_waivers.lwv

#### 1.4.1.3.2 1.4.1.4.2 Questa/Oin CDC

The following waivers may be needed when running CDC (waivers for the pcgu and pcgu\_aww are found in the corresponding sections that describe them)

```
#### PGCBCG Reference Design Waivers ####
# CDC clkacks are combined before feeding double sync, hysteresis in the PCGU will filter any
clocks where a '0' is synchronized erroneously cdc report crossing -scheme combo logic -through *iosf cdc clkack -through
      *i pgcb ctech doublesync idle event.d -rx clock PGCB CLK -severity waived -module pgcbcg
# CDC gclock ack's are combined before feeding double sync, hysteresis in the PCGU will filter
     any clocks where a '0' is synchronized erroneously
cdc report crossing -scheme combo logic -through *iosf cdc gclock ack async* -through
     *i pgcb ctech doublesync idle event.d -severity waived -module pgcbcg
# Async signals feed into the visa bus, this waiver might be needed depending on the clock of the
cdc report crossing -scheme no sync -through visa bus -severity waived -module pgcbcg # CDC
     clkacks are combined before feeding double_sync, hysteresis in the PCGU will filter any
     clocks where a '0' is synchronized erroneously
edc report crossing -scheme combo logic -from *iosf cdc clkack -through
     *i pgcb doublesync idle event.d -rx clock pgcb clk -module pgcbcg -severity waived
# CDC gclock ack's are combined before feeding double sync, hysteresis in the PCGU will filter
     any clocks where a '0' is synchronized erroneously
cdc report crossing -module pgcbcg -scheme combo logic
     *iosf cdc gclock ack async -through *i pgcb doublesync idle event.d -rx clock PGCB CLK
     -severity waived
# Async signals feed into the visa bus, this waiver might be needed depending on the clock of the
     pgeb visa
edc report crossing -scheme no sync -to visa bus -module pgcbcg -severity waived
```

### 1.4.2 PCGU Integration (Using Always On Clock)

One of the difficulties with the design described previously is ensuring that async\_wake\_b is glitch free. If an IP feels that it is too difficult to guarantee, there is an option to de-glitch that input by synchronizing to an always-running clock (such as RTC-clock). Details on this option are no longer provided in the integration guide and will be IP-specific.

Figure 14 illustrates an example of the PCGU integration. This method relies on the IP implementing some custom logic to ensure that the final async\_wake\_b input to the PCGU is glitch free. The most likely solution for this is to synchronize the final aggregated wake condition to an always running clock (such as RTC clock) to produce a glitch-free signal.

A PGCB clock gating block (PGCBCG) could be created to provide the following aggregation:

1.—For each of the CDCs that support clkreq protocol to SOC, implement a CDC clock gating evaluation logic to determine the respective CDC could allow PGCB clock to be gated.

- a. The Fabric ISM wake indication (i.e. ISM not in IDLE state) will be captured using the respective IOSF clock, and then get synchronized to the pgcb\_clk domain.
- b:—The shim\_\*\_clkreq/clkack and the soc\_\*clkreq/clkack signals should be synchronized to the pqcb\_clk.
- c:—Generate the cdc\_idle and cdc\_wake indications based on the pgcb\_pok indication. The cdc\_idle
  - If pgcb\_pok is asserted, the IP is considered in the IP Accessible State. The cdc\_idle is only asserted when all the synchronized version of the fabric wake, shim\_clkreq/clkack, soc\_clkreq/clkack, and the acc\_clkgate\_disabled register bit are not asserted. The cdc\_wake will be asserted if any live version of the fabric wake, shim\_clkreq, or soc\_clkreq is asserted.
  - If pgcb\_pok is de-asserted, the IP is considered in the IP Inaccessible State. The
     cdc\_idle is only asserted when all the synchronized version of soc\_clkreq/clkack are
     not asserted. The cdc\_wake will be asserted if any live version of the soc\_clkreq is
     asserted.
- 2:—If IP Accessible Power Gating is supported, the PGCBCG is required to detect the changes of the ultimate indication of the IP Accessible Power Gating disable signal. The live version of the IP Accessible Power Gating disable signal will be captured using a double synchronizer when the PGCB clock is valid. The changes of the power gating disable signal could be determined by comparing the live version of the IP Accessible Power Gating disable signal and the power gating disable signal that has been captured. Once it detected a change, a pwrgate\_wake indication will be asserted when the IP is still in the IP Accessible state.
  - a:—Note: The PGCB clock valid indication (i.e. sync\_clkvld signal) will be provided by the PCGU component.
- 3:—The pmc\_pg\_wake signal should be synchronized to the pgcb\_clk domain to determine if PMC allow the IP to gate the PGCB clock. The pmc\_idle is only asserted when the synchronized version of the pmc\_pg\_wake is de asserted. A pmc\_wake will be asserted if the live version of the pmc\_pg\_wake is asserted.
- 4:—Aggregate the wake indications from all the CDC, Power Gate Disable, PGCB and PMC evaluation logic to generate an async\_wake indication. The async\_wake indication will be asserted when pgcb\_idle is not asserted, or any of the cdc\_wake, pwrgate\_wake, and pmc\_wake is asserted.
- 5:—Implement an IP-Specific Wake Control logic to generate the async\_wake\_b for PCGU in a glitch-free manner.
- 6:—Aggregate the gate indications from all the CDC, PGCB, PMC and the Wake Control logic to generate a sync\_gate indication for PCGU. The sync\_gate indication will be asserted when all the following conditions are true:
  - a.—All the cdc\_idle, pgcb\_idle, and pmc\_idle are asserted.
  - b.—The pgcb\_clkgate\_disabled fuse/strap are not asserted.
  - c.—The async\_wake\_b for PCGU is not asserted.
    - Note: The async\_wake\_b signal should be synchronized to the PGCB clock domain.
- 7:—To prevent CDC and PGCB to respond to any wake event when PCGU is about to enable SOC to gate the PGCB clock, implement a local clock gating logic to gate the PGCB clock when the sync\_clkvld is deasserted. All the CDCs and PGCB should be running on a gated version of the PGCB clock.



Figure 14: PGCB Clock Gating Block

# 2. Open Issues

| NIa | lacus                                                                  | Description                                                                                                                                                           | Deschution                                                                                                                                                                                                                                                                              | Ctatus |
|-----|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| No  | Issue                                                                  | Description                                                                                                                                                           | Resolution                                                                                                                                                                                                                                                                              | Status |
| 1   | PGCB Clock usage<br>in CDC after de-<br>asserting the<br>CLKREQ to SOC | When IP or Fabric initiates a wake event to the CDC, how does CDC propagate event to PGCB clock domain? What will happens if the PGCB clock stop running for a while? |                                                                                                                                                                                                                                                                                         | Open   |
| 2.  | IP-Specific usage<br>of the PGCB Clock<br>in the AON domain            | Should we provide a hook to aggregate the PGCB clock request from the IP-Specific AON logic?                                                                          | [130702] There is no<br>requirement to aggregate the<br>PGCB clock request. OK to<br>expose a dedicated et of<br>CLKREQ/CLKACK for PGCB clock                                                                                                                                           | Closed |
| 3.  | Glitchy Preset Pin                                                     | Will it cause any meta-stability issue? If so, how to quantify and eliminate the impact?                                                                              | [130716] Met with Library folks and conclude that there is no best way to quantify the impact of a meta-stability. The recommendation is to have the IP-specific mechanism to avoid meta-stability. There is a tool from Haswell that could be leveraged to check the glitch violation. | Closed |
| 4   | Local PGCB Clock<br>Gating                                             | Do we need to locally gate the PGCB clock once it enable PCG to shut down the clock?                                                                                  | [130702] Michael K confirmed that the local PGCB clock gating is not a requirement for BXT.                                                                                                                                                                                             | Closed |
|     |                                                                        |                                                                                                                                                                       |                                                                                                                                                                                                                                                                                         |        |
|     |                                                                        |                                                                                                                                                                       |                                                                                                                                                                                                                                                                                         |        |
|     |                                                                        |                                                                                                                                                                       | •                                                                                                                                                                                                                                                                                       |        |

# 3. Appendix

# 3.1 Synchronous Assertion and De-assertion of the PGCB Clock Request

<u>Figure 17</u> illustrates the PGCB Clock Control Block with Synchronous Assertion and De-Assertion of the PGCB Clock Request.



Figure 1745: PGCB Clock Control Block w/ Synchronous Handling of the PGCB Clock Request

The implementation of the PGCB Clock Control logic is summarized as follow:

- 1. Use an always-on clock source (e.g. RTC clock) to synchronize all the sync\_clkvld, async\_wake\_b events, as well as the pgcb\_clkack.
- 2. Implement a PGCB CLKREQ sequencer to synchronously evaluate the PGCB Clock Gate and Wake condition in the always-on-clock domain, and manage the PGCB CLKREQ full handshake with SOC, and the Local PGCB clock gating full handshake within the PGCB clock control block.
- 3. Generate the sync\_clkvld in PGCB clock domain.
  - a. Once the IP enable the PGCB clock to be gated by asserting the sync\_gate, the sync\_clkvld will be gated immediately.
  - b. The sync\_clkvld will be asserted once the PGCB CLKREQ Sequencer brings back the PGCB clock from SOC.
  - c. A full handshake between gate\_aon\_b and wake\_pgcb must be used to prevent any race condition on the sync\_clkvld generation.
    - When sync\_clkvld is de-asserted, the gate\_aon\_b will be asserted in the AON clock domain. Once the gate\_aon\_b is asserted, it will remains asserted until wake\_pgcd is asserted.
    - ii. When the wake\_pgcb is asserted, the sync\_clkvld will be asserted and eventually deassert the gate\_aon\_b. Once the wake\_pgcb is asserted, it will remains asserted until the gate\_aon\_b is de-asserted.
- 4. Implement a clock request control logic to generate the pgcb\_clkreq in the always-on-clock domain:
  - a. Reset by pgcb\_rst\_b that synchronized to the always-on clock domain. The default reset value should be 0 (De-Asserted).
  - b. When pgcb\_clkack is asserted, de-assert the pgcb\_clkreq when the IP enable the PGCB clock to be gated.
  - When pgcb\_clkack is de-asserted, assert the pgcb\_clkreq when any of the PGCB wake conditions is detected.